HelenOS sources
#ifndef AMDM37x_DISPC_REGS_H_
#define AMDM37x_DISPC_REGS_H_
#define AMDM37x_DISPC_BASE_ADDRESS 0x48050400
#define AMDM37x_DISPC_SIZE 1024
#include <macros.h>
typedef struct {
const ioport32_t revision;
#define AMDM37X_DISPC_REVISION_MASK 0xff
PADD32(3);
ioport32_t sysconfig;
#define AMDM37X_DISPC_SYSCONFIG_AUTOIDLE_FLAG (1 << 0)
#define AMDM37X_DISPC_SYSCONFIG_SOFTRESET_FLAG (1 << 1)
#define AMDM37X_DISPC_SYSCONFIG_ENWAKEUP_FLAG (1 << 2)
#define AMDM37X_DISPC_SYSCONFIG_SIDLEMODE_MASK 0x3
#define AMDM37X_DISPC_SYSCONFIG_SIDLEMODE_SHIFT 3
#define AMDM37X_DISPC_SYSCONFIG_CLOCKACTIVITY_MASK 0x3
#define AMDM37X_DISPC_SYSCONFIG_CLOCKACTIVITY_SHIFT 8
#define AMDM37X_DISPC_SYSCONFIG_MIDLEMODE_MASK 0x3
#define AMDM37X_DISPC_SYSCONFIG_MIDLEMODE_SHIFT 12
const ioport32_t sysstatus;
#define AMDM37X_DISPC_SYSSTATUS_RESETDONE_FLAG (1 << 0)
ioport32_t irqstatus;
ioport32_t irqenable;
#define AMDM37X_DISPC_IRQ_FRAMEDONE_FLAG (1 << 0)
#define AMDM37X_DISPC_IRQ_VSYNC_FLAG (1 << 1)
#define AMDM37X_DISPC_IRQ_EVSYNCEVEN_FLAG (1 << 2)
#define AMDM37X_DISPC_IRQ_EVSYNCODD_FLAG (1 << 3)
#define AMDM37X_DISPC_IRQ_ACBIASCOUNTSTATUS_FLAG (1 << 4)
#define AMDM37X_DISPC_IRQ_PROGRAMMEDLINENUMBER_FLAG (1 << 5)
#define AMDM37X_DISPC_IRQ_GFXFIFOUNDERFLOW_FLAG (1 << 6)
#define AMDM37X_DISPC_IRQ_GFXENDWINDOW_FLAG (1 << 7)
#define AMDM37X_DISPC_IRQ_PALETTEGAMMALOADING_FLAG (1 << 8)
#define AMDM37X_DISPC_IRQ_OPCERROR_FLAG (1 << 9)
#define AMDM37X_DISPC_IRQ_VID1FIFOUNDERFLOW_FLAG (1 << 10)
#define AMDM37X_DISPC_IRQ_VID1ENDWINDOW_FLAG (1 << 11)
#define AMDM37X_DISPC_IRQ_VID2FIFOUNDERFLOW_FLAG (1 << 12)
#define AMDM37X_DISPC_IRQ_VID2ENDWINDOW_FLAG (1 << 13)
#define AMDM37X_DISPC_IRQ_SYNCLOST_FLAG (1 << 14)
#define AMDM37X_DISPC_IRQ_SYNCLOSTDIGITAL_FLAG (1 << 15)
#define AMDM37X_DISPC_IRQ_WAKEUP_FLAG (1 << 16)
PADD32(8);
ioport32_t control;
#define AMDM37X_DISPC_CONTROL_LCD_ENABLE_FLAG (1 << 0)
#define AMDM37X_DISPC_CONTROL_DIGITAL_ENABLE_FLAG (1 << 1)
#define AMDM37X_DISPC_CONTROL_MONOCOLOR_FLAG (1 << 2)
#define AMDM37X_DISPC_CONTROL_STNTFT_FLAG (1 << 3)
#define AMDM37X_DISPC_CONTROL_M8B_FLAG (1 << 4)
#define AMDM37X_DISPC_CONTROL_GOLCD_FLAG (1 << 5)
#define AMDM37X_DISPC_CONTROL_GODIGITAL_FLAG (1 << 6)
#define AMDM37X_DISPC_CONTROL_STDITHERENABLE_FLAG (1 << 7)
#define AMDM37X_DISPC_CONTROL_TFTDATALINES_MASK 0x3
#define AMDM37X_DISPC_CONTROL_TFTDATALINES_SHIFT 8
#define AMDM37X_DISPC_CONTROL_TFTDATALINES_12B 0
#define AMDM37X_DISPC_CONTROL_TFTDATALINES_16B 1
#define AMDM37X_DISPC_CONTROL_TFTDATALINES_18B 2
#define AMDM37X_DISPC_CONTROL_TFTDATALINES_24B 3
#define AMDM37X_DISPC_CONTROL_STALLMODE_FLAG (1 << 11)
#define AMDM37X_DISPC_CONTROL_OVERLAYOPTIMIZATION_FLAG (1 << 12)
#define AMDM37X_DISPC_CONTROL_GPIN0_FLAG (1 << 13)
#define AMDM37X_DISPC_CONTROL_GPIN1_FLAG (1 << 14)
#define AMDM37X_DISPC_CONTROL_GPOUT0_FLAG (1 << 15)
#define AMDM37X_DISPC_CONTROL_GPOUT1_FLAG (1 << 16)
#define AMDM37X_DISPC_CONTROL_HT_MASK 0x7
#define AMDM37X_DISPC_CONTROL_HT_SHIFT 17
#define AMDM37X_DISPC_CONTROL_TDMENABLE_FLAG (1 << 20)
#define AMDM37X_DISPC_CONTROL_TDMPARALLELMODE_MASK 0x3
#define AMDM37X_DISPC_CONTROL_TDMPARELLELMODE_SHIFT 21
#define AMDM37X_DISPC_CONTROL_TDMCYCLEFORMAT_MASK 0x3
#define AMDM37X_DISPC_CONTROL_TDMCYCLEFORMAT_SHIFT 23
#define AMDM37X_DISPC_CONTROL_TDMUNUSEDBITS_MASK 0x3
#define AMDM37X_DISPC_CONTROL_TDMUNUSEDBITS_SHIFT 25
#define AMDM37X_DISPC_CONTROL_PCKFREEENABLE_FLAG (1 << 27)
#define AMDM37X_DISPC_CONTROL_LCDENABLESIGNAL_FLAG (1 << 28)
#define AMDM37X_DISPC_CONTROL_KCDENABLEPOL_FLAG (1 << 29)
#define AMDM37X_DISPC_CONTROL_SPATIALTEMPORALDITHERINGFRAMES_MASK 0x3
#define AMDM37X_DISPC_CONTROL_SPATIALTEMPORALDITHERINGFRAMES_SHIFT 30
ioport32_t config;
#define AMDM37X_DISPC_CONFIG_PIXELGATED_FLAG (1 << 0)
#define AMDM37X_DISPC_CONFIG_LOADMODE_MASK 0x3
#define AMDM37X_DISPC_CONFIG_LOADMODE_SHIFT 1
#define AMDM37X_DISPC_CONFIG_LOADMODE_PGDATAEVERYFRAME 0x0
#define AMDM37X_DISPC_CONFIG_LOADMODE_PGUSER 0x1
#define AMDM37X_DISPC_CONFIG_LOADMODE_DATAEVERYFRAME 0x2
#define AMDM37X_DISPC_CONFIG_LOADMODE_PGDFIRSTFRAME 0x3
#define AMDM37X_DISPC_CONFIG_PALETTEGAMMATABLE_FLAG (1 << 3)
#define AMDM37X_DISPC_CONFIG_PIXELDATAGATED_FLAG (1 << 4)
#define AMDM37X_DISPC_CONFIG_PIXELCLOCKGATED_FLAG (1 << 5)
#define AMDM37X_DISPC_CONFIG_HSYNCGATED_FLAG (1 << 6)
#define AMDM37X_DISPC_CONFIG_VSYNCGATED_FLAG (1 << 7)
#define AMDM37X_DISPC_CONFIG_ACBIASGATED_FLAG (1 << 8)
#define AMDM37X_DISPC_CONFIG_FUNCGATED_FLAG (1 << 9)
#define AMDM37X_DISPC_CONFIG_TCKLCDENABLE_FLAG (1 << 10)
#define AMDM37X_DISPC_CONFIG_TCKLCDSELECTION_FLAG (1 << 11)
#define AMDM37X_DISPC_CONFIG_TCKDIGENABLE_FLAG (1 << 12)
#define AMDM37X_DISPC_CONFIG_TCKDIGSELECTION_FLAG (1 << 13)
#define AMDM37X_DISPC_CONFIG_FIFOMERGE_FLAG (1 << 14)
#define AMDM37X_DISPC_CONFIG_CPR_FLAG (1 << 15)
#define AMDM37X_DISPC_CONFIG_FIFOHANDCHECK_FLAG (1 << 16)
#define AMDM37X_DISPC_CONFIG_FIFOFILLING_FLAG (1 << 17)
#define AMDM37X_DISPC_CONFIG_LCDPALPHABLENDERENABLDE_FLAG (1 << 18)
#define AMDM37X_DISPC_CONFIG_TVALPHABLENDERENABLE_FLAG (1 << 19)
PADD32(1);
ioport32_t default_color[2];
ioport32_t trans_color[2];
#define AMDM37X_DISPC_COLOR_MASK 0xffffff
const ioport32_t line_status;
ioport32_t line_number;
#define AMDM37X_DISPC_LINE_NUMBER_MASK 0x3ff
ioport32_t timing_h;
#define AMDM37X_DISPC_TIMING_H_HSW_MASK 0xff
#define AMDM37X_DISPC_TIMING_H_HSW_SHIFT 0
#define AMDM37X_DISPC_TIMING_H_HFP_MASK 0xfff
#define AMDM37X_DISPC_TIMING_H_HFP_SHIFT 8
#define AMDM37X_DISPC_TIMING_H_HBP_MASK 0xfff
#define AMDM37X_DISPC_TIMING_H_HBP_SHIFT 20
ioport32_t timing_v;
#define AMDM37X_DISPC_TIMING_V_VSW_MASK 0xff
#define AMDM37X_DISPC_TIMING_V_VSW_SHIFT 0
#define AMDM37X_DISPC_TIMING_V_VFP_MASK 0xfff
#define AMDM37X_DISPC_TIMING_V_VFP_SHIFT 8
#define AMDM37X_DISPC_TIMING_V_VBP_MASK 0xfff
#define AMDM37X_DISPC_TIMING_V_VBP_SHIFT 20
ioport32_t pol_freq;
#define AMDM37X_DISPC_POL_FREQ_ACB_MASK 0xff
#define AMDM37X_DISPC_POL_FREQ_ACB_SHIFT 0
#define AMDM37X_DISPC_POL_FREQ_ACBI_MASK 0xf
#define AMDM37X_DISPC_POL_FREQ_ACBI_SHIFT 8
#define AMDM37X_DISPC_POL_FREQ_IVS_FLAG (1 << 12)
#define AMDM37X_DISPC_POL_FREQ_IHS_FLAG (1 << 13)
#define AMDM37X_DISPC_POL_FREQ_IPC_FLAG (1 << 14)
#define AMDM37X_DISPC_POL_FREQ_IEO_FLAG (1 << 15)
#define AMDM37X_DISPC_POL_FREQ_RF_FLAG (1 << 16)
#define AMDM37X_DISPC_POL_FREQ_ONOFF_FLAG (1 << 17)
ioport32_t divisor;
#define AMDM37X_DISPC_DIVISOR_PCD_MASK 0xff
#define AMDM37X_DISPC_DIVISOR_PCD_SHIFT 0
#define AMDM37X_DISPC_DIVISOR_LCD_MASK 0xff
#define AMDM37X_DISPC_DIVISOR_LCD_SHIFT 16
ioport32_t global_alpha;
#define AMDM37X_DISPC_GLOBAL_ALPHA_GFXGLOBALALPHA_MASK 0xff
#define AMDM37X_DISPC_GLOBAL_ALPHA_GFXGLOBALALPHA_SHIFT 0
#define AMDM37X_DISPC_GLOBAL_ALPHA_VID2GLOBALALPHA_MASK 0xff
#define AMDM37X_DISPC_GLOBAL_ALPHA_VID2GLOBALALPHA_SHIFT 16
ioport32_t size_dig;
ioport32_t size_lcd;
struct {
ioport32_t ba[2];
ioport32_t position;
#define AMDM37X_DISPC_GFX_POSITION_GFXPOSX_MASK 0x7ff
#define AMDM37X_DISPC_GFX_POSITION_GFXPOSX_SHIFT 0
#define AMDM37X_DISPC_GFX_POSITION_GFXPOSY_MASK 0x7ff
#define AMDM37X_DISPC_GFX_POSITION_GFXPOSY_SHIFT 16
ioport32_t size;
#define AMDM37X_DISPC_SIZE_WIDTH_MASK 0x7ff
#define AMDM37X_DISPC_SIZE_WIDTH_SHIFT 0
#define AMDM37X_DISPC_SIZE_HEIGHT_MASK 0x7ff
#define AMDM37X_DISPC_SIZE_HEIGHT_SHIFT 16
PADD32(4);
ioport32_t attributes;
#define AMDM37X_DISPC_GFX_ATTRIBUTES_ENABLE_FLAG (1 << 0)
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_MASK 0xf
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_SHIFT 1
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_ARGB16 0x5
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_RGB16 0x6
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_RGB24_32 0x8
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_RGB24 0x9
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_ARGB 0xc
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_RGBA 0xd
#define AMDM37X_DISPC_GFX_ATTRIBUTES_FORMAT_RGBX 0xe
#define AMDM37X_DISPC_GFX_ATTRIBUTES_REPLICATIONENABLE_FLAG (1 << 5)
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXBURSTSIZE_MASK 0x3
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXBURSTSIZE_SHIFT 6
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXCHANNELOUT_FLAG (1 << 8)
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXNIBBLEMODE_FLAG (1 << 9)
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXENDIANNES_FLAG (1 << 10)
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXFIFOPRELOAD_FLAG (1 << 11)
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXROTATION_MASK 0x3
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXROTATION_SHIFT 12
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXARBITRATION_FLAG (1 << 14)
#define AMDM37X_DISPC_GFX_ATTRIBUTES_GFXSELFREFRESH_FLAG (1 << 15)
#define AMDM37X_DISPC_GFX_ATTRIBUTES_PREMULTIALPHA_FLAG (1 << 28)
ioport32_t fifo_threshold;
const ioport32_t fifo_size_status;
ioport32_t row_inc;
ioport32_t pixel_inc;
ioport32_t window_skip;
ioport32_t table_ba;
} gfx;
struct {
ioport32_t ba[2];
ioport32_t position;
ioport32_t size;
ioport32_t attributes;
ioport32_t fifo_threshold;
const ioport32_t fifo_size_status;
ioport32_t row_inc;
ioport32_t pixel_inc;
ioport32_t fir;
ioport32_t picture_size;
ioport32_t accui[2];
struct {
ioport32_t hi;
ioport32_t hvi;
} fir_coef[8];
ioport32_t conv_coef[5];
PADD32(2);
} vid[2];
ioport32_t data_cycle[3];
ioport32_t vid_fir_coef_v[8];
PADD32(8);
ioport32_t cpr_coef_r;
ioport32_t cpr_coef_g;
ioport32_t cpr_coef_b;
ioport32_t gfx_preload;
ioport32_t vid_preload[2];
} amdm37x_dispc_regs_t;
#endif
HelenOS homepage, sources at GitHub